EPSRC Reference: |
GR/J62708/01 |
Title: |
SELF-TIMED LOGIC |
Principal Investigator: |
Robinson, Professor P |
Other Investigators: |
|
Researcher Co-Investigators: |
|
Project Partners: |
|
Department: |
Computer Science and Technology |
Organisation: |
University of Cambridge |
Scheme: |
Standard Research (Pre-FEC) |
Starts: |
01 October 1994 |
Ends: |
30 September 1997 |
Value (£): |
143,703
|
EPSRC Research Topic Classifications: |
Design & Testing Technology |
|
|
EPSRC Industrial Sector Classifications: |
|
Related Grants: |
|
Panel History: |
|
Summary on Grant Application Form |
The increasing complexity of integrated circuits raises difficulties in ensuring logical correctness, high speed and good manufacturing yield. Particular problems arise with timing which inhibits the composition of proven modules into a larger whole. This project is investigating the use of self-timed logic to resolve these difficulties. The work involves developing a more rigorous basis for ensuring that a component is self-timed, designing a small library of such components and incorporating them into a design system.
|
Key Findings |
This information can now be found on Gateway to Research (GtR) http://gtr.rcuk.ac.uk
|
Potential use in non-academic contexts |
This information can now be found on Gateway to Research (GtR) http://gtr.rcuk.ac.uk
|
Impacts |
Description |
This information can now be found on Gateway to Research (GtR) http://gtr.rcuk.ac.uk |
Summary |
|
Date Materialised |
|
|
Sectors submitted by the Researcher |
This information can now be found on Gateway to Research (GtR) http://gtr.rcuk.ac.uk
|
Project URL: |
|
Further Information: |
|
Organisation Website: |
http://www.cam.ac.uk |